## Dielectric-induced interface states in black phosphorus and tungsten diselenide capacitors

Jialun Liu, Yujie Zhou, and Wenjuan Zhu

Citation: Appl. Phys. Lett. **113**, 013103 (2018); doi: 10.1063/1.5040093 View online: https://doi.org/10.1063/1.5040093 View Table of Contents: http://aip.scitation.org/toc/apl/113/1 Published by the American Institute of Physics

## Articles you may be interested in

Exploration of exciton behavior in atomically thin WS<sub>2</sub> layers by ionic gating Applied Physics Letters **113**, 013104 (2018); 10.1063/1.5022327

Tuning the optical and electrical properties of MoS<sub>2</sub> by selective Ag photo-reduction Applied Physics Letters **113**, 013105 (2018); 10.1063/1.5022705

Re doping induced 2H-1T phase transformation and ferromagnetism in MoS<sub>2</sub> nanosheets Applied Physics Letters **113**, 013101 (2018); 10.1063/1.5027535

All polymer encapsulated, highly-sensitive MoS<sub>2</sub> phototransistors on flexible PAR substrate Applied Physics Letters **113**, 013102 (2018); 10.1063/1.5036556

Control of dipole properties in high-k and SiO<sub>2</sub> stacks on Si substrates with tricolor superstructure Applied Physics Letters **113**, 012103 (2018); 10.1063/1.5034494

High quality gate dielectric/MoS<sub>2</sub> interfaces probed by the conductance method Applied Physics Letters **112**, 232101 (2018); 10.1063/1.5028404





## Dielectric-induced interface states in black phosphorus and tungsten diselenide capacitors

Jialun Liu, Yujie Zhou, and Wenjuan Zhu

Department of Electrical and Computer Engineering, University of Illinois at Urbana-Champaign, Urbana, Illinois 61801, USA

(Received 14 May 2018; accepted 18 June 2018; published online 3 July 2018)

The interfaces between two-dimensional (2D) materials and gate dielectrics play an important role in the performance and reliability of 2D electronic devices. In this work, we systematically studied the capacitance and interface states of a narrow bandgap material (black phosphorus, BP) and an intermediate bandgap material (tungsten diselenide, WSe<sub>2</sub>). We found that their capacitance–voltage (CV) characteristics are drastically different. The BP capacitor CVs demonstrate ambipolar and low-frequency properties, while WSe<sub>2</sub> capacitor CVs shows unipolar (p-type) and high-frequency behavior. The narrow bandgap of BP ( $\sim 0.3 \text{ eV}$ ) enables large amounts of minority carriers, low generation-recombination resistance, and short minority carrier lifetime, giving low-frequency behavior of the CVs, while the wide bandgap of  $WSe_2$  (~1.21 eV) leads to the high-frequency behavior of the CVs. The nearly intrinsic (low) doping of the BP flake results in ambipolar CVs which are symmetric about the midgap. The naturally p-type doping in WSe<sub>2</sub> gives unipolar CVs similar to ptype silicon. In both materials, the interface state density is as high as  $10^{13}$  cm<sup>-2</sup> eV<sup>-1</sup>. Although 2D materials are free of dangling bonds, their intimate contact with high-k dielectrics like Al<sub>2</sub>O<sub>3</sub> could generate a larger number of interface states and degrades the device performance. Hexagonal boron nitride (hBN) effectively reduces the interface state density as dielectrics. The interface state for BP/ hBN capacitor shows much lower density than counterpart with Al<sub>2</sub>O<sub>3</sub> gate dielectric. We also found that the interface state density increases exponentially with the gate voltage when the surface Fermi level is swept from the midgap toward the band edge. Published by AIP Publishing. https://doi.org/10.1063/1.5040093

Interface traps are electrically active defects located at the interface between gate dielectric and semiconductors. Interface traps have energy levels within the forbidden gaps of the semiconductors. They are distributed with density,  $D_{it} \equiv \partial N_{it} / \partial E$ , in units of cm<sup>-2</sup> eV<sup>-1</sup>, where  $N_{it}$  is the number of interface traps per unit area and E is energy. Interface states are capable of trapping and de-trapping charge carriers and can have an adverse effect on device performance. In metal oxide field-effect transistors (MOSFETs), the charged interface traps can reduce the carrier mobility by Coulomb scattering and thus reduce the drain current. The interface trap capacitance can degrade the subthreshold swing and reduce the on/off current ratio for a given supply voltage. In tunneling field-effect transistors (TFETs), the interface states can induce trap-assistant tunneling in the "off" states, which will increase the off-current and degrade the subthreshold swing. In Esaki diodes and resonant tunneling diodes (RTDs), the interface states can introduce additional valley currents, which will reduce the peak-to-valley current ratio and make it difficult to observe negative-differential resistance (NDR) effect at room temperature.<sup>1</sup>

For electronic devices based on 2D materials, their performance and reliability are even more sensitive to the interface quality, since 2D materials have thin bodies and extremely large surface-to-body ratio. To ensure the technologies based on 2D materials are predictable, reliable, and stable, it is very important to characterize and monitor the quality of the interface between 2D materials and gate dielectric/substrate. Among the large variety of 2D materials, black

phosphorus (BP) and WSe2 are two promising candidates for electronic and photonic devices. Black phosphorus has a puckered hexagonal structure and anisotropic in-plane electrical and optical properties.<sup>2-6</sup> The bandgap of black phosphorus is direct and tunable from 0.3 eV (bulk) to 1.4 eV (monolayer).<sup>4,7–11</sup> The transistors based on black phosphorus show high carrier mobility (up to  $5200 \,\mathrm{cm}^2 \mathrm{V}^{-1} \,\mathrm{s}^{-1}$  at room temperature and  $\sim 45000 \text{ cm}^2 \text{V}^{-1} \text{s}^{-1}$  at 2 K) and good on/off ratio ( $\sim 10^5$ ).<sup>3,12–24</sup> WSe<sub>2</sub> is an important member of the transition metal dichalcogenide (TMD) family due to its smaller effective electron and hole masses compared to most of the other TMDs.<sup>25,26</sup> The small effective mass implies high carrier mobilities. The hole mobility of WSe<sub>2</sub> is reported to reach  $500 \text{ cm}^2 \text{V}^{-1} \text{s}^{-1}$  at room temperature and  $2.1 \times 10^3$  $\text{cm}^2 \text{V}^{-1} \text{s}^{-1}$  at 5 K.<sup>27,28</sup> Various electronic and photonic devices based on black phosphorus and WSe2-including metaloxide field-effect transistors (MOSFETs), tunneling devices, bipolar transistors, photodetectors, light emitting diodes, and demonstrated.<sup>13–23,26,27,29–42</sup> solar cells-have been However, there is very limited research on the interface properties between these 2D materials and gate dielectrics/substrates. In this paper, we systematically study the interface states of black phosphorus and WSe2 using capacitance and conductance methods. We found that the capacitance-voltage (CV) characteristics of black phosphorus and WSe<sub>2</sub> capacitors are dramatically different due to the different sizes of the bandgaps. In addition, we found the interface state density increases exponentially with gate voltage, when the capacitor is biased from midgap towards band edge.

metal-insulator-semiconductor-metal The (MISM) capacitors based on black phosphorus and WSe<sub>2</sub> were fabricated on quartz substrates to eliminate the potential parasitic capacitances between the probe pads and the substrates. Embedded metal electrodes (30 nm Ti/20 nm Au) were formed by photo-lithography, e-beam metal evaporation, and lift-off. The black phosphorus and WSe<sub>2</sub> flakes were exfoliated from bulk crystals and stacked onto the bottom metal electrodes by aligned dry transfer.<sup>43</sup> Al<sub>2</sub>O<sub>3</sub> was deposited as gate dielectric using atomic layer deposition (ALD) at 200 °C.<sup>44</sup> The top electrodes were formed by photolithography, metal deposition and lift-off. The Al<sub>2</sub>O<sub>3</sub> at the pad area of the bottom electrodes was removed using hot phosphoric acid in order to ensure good contacts. The structure of the MISM capacitor is illustrated in Fig. 1(a). Al<sub>2</sub>O<sub>3</sub> thickness is  $\sim$ 30 nm measured by profilometer on a control structure. The capacitors were measured in vacuum at various temperatures using a Lakeshore cryogenic probe-station. The capacitance and conductance of the capacitors were measured at various frequencies using a Keysight parameter analyzer. The equivalent circuit model of the device, simplified parallel model of the device and measurement model in parallel mode are illustrated in Fig. 1(b).

The capacitances of the WSe<sub>2</sub> and black phosphorus capacitors were measured as a function of gate voltage at various frequencies, shown in Figs. 2(a) and 2(b), respectively. Here, the capacitance of the device,  $C_m$ , is normalized with respect to the gate dielectric capacitance,  $C_{ox}$ . The thickness of the WSe<sub>2</sub> is  $\sim$ 30 nm and the thickness of the black phosphorus is  $\sim$ 55 nm. The gate dielectrics in both capacitors are  $Al_2O_3$  grown by ALD with thickness of ~30 nm. These two sets of CVs are drastically different. The CVs of the WSe<sub>2</sub> capacitor are unipolar and high-frequency-like, while the CVs of the black phosphorus capacitor are ambipolar and low-frequency-like. The CV curves of black phosphorus capacitor are nearly symmetric about the minimum capacitance point at gate voltage of  $\sim 0.4$  V. Even at a very high frequency (2.5 MHz), the CV shows low-frequency behavior, i.e., the capacitance at inversion is nearly as high as the capacitance level at accumulation. These phenomena can be attributed to the narrow bandgap and low doping of the black phosphorus flake. The thickness of this black phosphorus flake is  $\sim$ 55 nm, which corresponds to a  $\sim$ 0.3 eV bandgap.



FIG. 1. (a) Illustration of the MISM capacitor structure on quartz substrate. (b) The equivalent circuit model of the device, simplified parallel model of the device, and the measurement model in parallel mode.  $C_{ax}$  is the gate dielectric capacitance,  $C_s$  is the semiconductor capacitance,  $C_{it}$  is the interface trap capacitance, and  $R_{it}$  is the resistance due to interface traps.  $C_p$  and  $G_p$  are the extracted parallel capacitance and conductance, respectively.  $C_m$  and  $G_m$  are the measured capacitance and conductance in parallel mode, respectively.



FIG. 2. The interface states of WSe<sub>2</sub> and black phosphorus capacitors with Al<sub>2</sub>O<sub>3</sub> gate dielectrics at 300 K. (a) Capacitance as function of gate voltage of a WSe<sub>2</sub> capacitor measured at various frequencies. (b) Capacitance as function of gate voltage of a black phosphorus capacitor measured at various frequencies. (c) G<sub>p</sub>/ $\omega$  as a function of frequency of the WSe<sub>2</sub> capacitor measured at various gate voltages. (d) G<sub>p</sub>/ $\omega$  as a function of frequency of the black phosphorus capacitor measured at various gate voltages. (e) Interface state density, D<sub>it</sub>, as function of gate voltage extracted from the G<sub>p</sub>/ $\omega$  plot for the WSe<sub>2</sub> capacitor. (f) Interface state density, D<sub>it</sub>, as function state density, D<sub>it</sub>, as function of gate voltage extracted from the G<sub>p</sub>/ $\omega$  plot for the black phosphorus capacitor. Hollow dots indicate estimations from incomplete G<sub>p</sub>/ $\omega$  curves without peaks.

The narrow bandgap of black phosphorus leads to a large number of minority carriers generated thermally at room temperature, which can effectively reduce the generation/ recombination resistance of the minority carriers,  $R_{gr}$ , and consequently reduce the minority carrier time constant,  $\tau_R = R_{gr}C_D$ , where  $C_D$  is depletion capacitance. Therefore, at room temperature, the minority carriers can still follow the AC signal and the CVs show low-frequency behavior, even when the testing frequency is in MHz regime. The very low doping in black phosphorus flakes yields symmetric CVs about the midgap. These two factors result in the nearly Vshaped CVs. For WSe<sub>2</sub>, however, the bandgap is much larger  $(\sim 1.21 \text{ eV})$ , there are very few minority carriers generated at room temperature and the minority carrier time constant is very long. Therefore, the minority carriers cannot follow the AC signal and the CVs show high-frequency behavior, even when the measurement frequency is as low as 1 kHz. In addition, the exfoliated WSe<sub>2</sub> flake is naturally p-type doped, which gives the unipolar CVs, similar to p-type silicon. These results indicate that we can use the CV characteristics to evaluate the bandgap of the 2D materials. At a given temperature and testing frequency, the wider the bandgap of the semiconductor, the stronger the high-frequency behavior in the CV characteristics.

To evaluate the interface state density quantitatively, we extracted the parallel conductance from the capacitance and conductance measurements. As shown in Fig. 1(b), the parallel conductance,  $G_p$ , can be extracted from the measured capacitance,  $C_m$ , and conductance,  $G_m$ , by the following equation:<sup>45</sup>

$$G_{p} = \frac{\omega^{2} G_{m} C_{ox}^{2}}{G_{m}^{2} + \omega^{2} (C_{ox} - C_{m})^{2}},$$
(1)

where  $\omega$  is the measurement frequency and  $C_{ox}$  is the oxide capacitance. Figures 2(c) and 2(d) show the  $G_p/\omega$  plot at various gate voltages for black phosphorus and WSe<sub>2</sub> capacitors, respectively.

The relation between  $G_p/\omega$  and the interface state density  $D_{it}$  is given by<sup>45</sup>

$$\frac{G_p}{\omega} = \frac{qD_{it}}{2\omega\tau_{it}} \ln\left[1 + (\omega\tau_{it})\right]^2,\tag{2}$$

from which one can deduce the interface state density,  $D_{ii}$ , and the respective time constant,  $\tau_{it}$ , from the following relations:<sup>45</sup>

$$D_{it} = \frac{2.5}{e} \left(\frac{G_p}{\omega}\right)_{peak},\tag{3}$$

$$\tau_{it} = \frac{1.98}{2\pi f_0}.$$
 (4)

Here,  $(G_p/\omega)_{peak}$  is the maximum  $G_p/\omega$  value and  $f_0$  is the frequency at which this maximum  $G_p/\omega$  is obtained. The extracted interface state densities,  $D_{it}$ , are plotted as a function of gate voltages for WSe<sub>2</sub> and black phosphorus, shown in Figs. 2(e) and 2(f), respectively. We can see that the interface state densities decrease exponentially with increasing gate voltage towards the midgap for the WSe<sub>2</sub> capacitor. This exponential dependence of the interface state density on gate voltage is similar to what has been observed in silicon. In silicon, the  $D_{it}$  distribution is typically modeled using this equation:  $D_{it} = D_{it0}e^{\phi_s/\phi_{s0}}$ , where  $D_{it0}$  is the interface trap density at the midgap,  $\phi_s$  is the surface potential measured from the intrinsic Fermi level, and  $\phi_{s0}$  is a characteristic potential, which describes the slope of  $D_{it}$  near the band edges. Note that  $\phi_s = E_{Fs} - E_i$ , where  $E_{Fs}$  is the Fermi level at the interface between the semiconductor and gate dielectrics and  $E_i$  is the intrinsic Fermi level of the semiconductor. As the surface Fermi level,  $E_{Fs}$ , is moving from the midgap towards the band edge, the interface state density increases exponentially, as we observed in the WSe<sub>2</sub> capacitor. For the black phosphorus capacitor, the interface state density first decreases, then increases, with the increasing gate voltage. The interface state density reaches minimum, when the gate voltage is  $\sim 0.4$  V, which corresponds to the minimum capacitance in the CVs, shown in Fig. 2(b). At this gate voltage, the surface Fermi level reaches midgap. As the surface Fermi level is swept from midgap to the conduction/valence band edges, the interface state density increases exponentially. The very low doping and the narrow bandgap of the black phosphorus make it possible to observe the interface states in both the upper and lower halves of the bandgap.

The temperature dependence of the capacitance and the interface states were also studied. Figure 3(a) shows the CVs of a black phosphorus capacitor measured at various temperatures from 6K to 300K. The testing frequency is 2.5 MHz. As the temperature decreases, the inversion capacitance of the black phosphorus capacitor decreases and the CV characteristics migrate from low-frequency to intermediate-frequency behavior. The reason for this is that, as the temperature decreases, the generation-recombination rate in black phosphorus decreases, and as a result the generation-recombination resistance,  $R_{gr}$ , increases and the minority carrier response time,  $\tau_R$ , increases. Therefore, as the temperature decreases, the minority carriers follow the AC signal less readily, and the CVs gradually change from low-frequency to high-frequency behavior for a given testing frequency. From the measured capacitance and conductance, we can extract the  $G_p/\omega$  as a function of frequency at various gate voltages [Fig. 3(b)] and at various temperatures [Fig. 3(c)]. As the temperature increases, the  $G_p/\omega$ peak shifts to higher frequencies. The extracted interface state density,  $D_{it}$ , was plotted as a function of temperature, shown in Fig. 3(d). We can see that the interface state density is not strongly dependent on temperature for our samples.

The interface states are not only dependent on the 2D materials, but also influenced by the gate dielectrics, which are in intimate contact with the 2D materials. The CVs and the  $G_p/\omega$  plots of black phosphorus capacitors with hexagonal boron nitride (hBN) are shown in Figs. 4(a) and 4(b). Comparing Fig. 4(b) to Fig. 2(d), we can see that the peak height of the  $G_p/\omega$  plots for the capacitor with Al<sub>2</sub>O<sub>3</sub> is much higher than that with hBN. Consequently, the extracted interface state densities,  $D_{it}$ , for capacitor with Al<sub>2</sub>O<sub>3</sub> are much higher than that with hBN, shown in Figs. 2(f) and 4(c), respectively. Previously, it has been reported that the surface roughness in crystalline hBN is much smaller than that in SiO<sub>2</sub>, and this low interface state density in hBN provides another advantage to using hBN as gate dielectrics.



FIG. 3. Temperature dependence of interface states in black phosphorus capacitors with Al<sub>2</sub>O<sub>3</sub> gate dielectrics. (a) Capacitance as a function of gate voltages measured at various temperatures. The measurement frequency is 2.5 MHz. (b) G<sub>p</sub>/ $\omega$  as a function of frequency measured with various gate biases at 100 K. (c) G<sub>p</sub>/ $\omega$  as a function of frequency at various temperatures. The gate bias is 0.8 V. (d) Interface state density, D<sub>it</sub>, as function of gate voltage extracted from the G<sub>p</sub>/ $\omega$  plots.



FIG. 4. CVs and interface states of a black phosphorus capacitor with hBN as gate dielectric at 300 K. (a) Capacitance as a function of gate voltage measured at various frequencies. (b)  $G_p/\omega$  as a function of frequency at various gate voltages measured on black phosphorus capacitor with hBN as gate dielectrics, plotted in the same scale as Fig. 2(d) for comparison. (c) Extracted interface state density,  $D_{it}$ , as a function of temperature at various gate voltages for the black phosphorus capacitor with hBN as gate dielectric, plotted in the same scale as Fig. 2(f) for comparison. (d) Extracted interface-state time constant,  $\tau_{it}$ , as a function of gate voltages.

We have systematically studied the capacitance and interface states of black phosphorus and WSe<sub>2</sub> capacitors with Al<sub>2</sub>O<sub>3</sub> gate dielectrics. We found that the CVs in black phosphorus capacitors are ambipolar (symmetric about the minimum capacitance) and show low-frequency behavior even when the testing frequency is as high as 2.5 MHz, while the CVs in WSe<sub>2</sub> capacitors are unipolar (p-type) with highfrequency behavior even when the frequency is as low as 1 kHz. These dramatic differences in CV characteristics can be explained by the difference in bandgap sizes and doping concentrations in these two materials. The narrow bandgap of the black phosphorus flake ( $\sim 0.3 \text{ eV}$ ) results in ample minority carriers at room temperature, which gives lowfrequency CVs in black phosphorus capacitors, while the large bandgap (1.21 eV) of WSe<sub>2</sub> results in the highfrequency CVs. The natural p-type doping in WSe<sub>2</sub> leads to unipolar CVs while the very low doping in black phosphorus yields ambipolar CV characteristics. Although 2D materials are free of dangling bonds, the intimate contact of these 2D materials with high-k dielectrics can still generate a large number of interface traps. In this case, ALD Al<sub>2</sub>O<sub>3</sub> is used as gate dielectric and the interface states can be as high as  $10^{13} \text{ cm}^{-2} \text{eV}^{-1}$ . These interface states can significantly degrade the performance of electronic devices based on 2D materials. The interface state density in WSe<sub>2</sub> and black phosphorus shows strong voltage dependence. As the surface Fermi level shifts from midgap to the band edges, the interface-state density increases exponentially. In addition, the interface trap density in BP/Al<sub>2</sub>O<sub>3</sub> capacitors is several times higher than that in the BP/BN capacitors. This work provides valuable information on the interface states of black phosphorus and WSe<sub>2</sub>. These characterization and analysis methods can be broadly applied to other 2D semiconductors and serve as important tools for material selection, process optimization, and device design for 2D electronics and optoelectronics.

The authors would like to acknowledge the NSF support through Grant No. ECCS 16-11279 and ONR support under Grant No. NAVY N00014-17-1-2973.

- <sup>1</sup>A. Seabaugh and R. Lake, "Tunnel diodes," in *digital Encyclopedia of Applied Physics* (Wiley, 2003).
- <sup>2</sup>J. S. Qiao, X. H. Kong, Z. X. Hu, F. Yang, and W. Ji, "High-mobility transport anisotropy and linear dichroism in few-layer black phosphorus," Nat. Commun. 5, 4475 (2014).
- <sup>3</sup>L. K. Li, Y. J. Yu, G. J. Ye, Q. Q. Ge, X. D. Ou, H. Wu, D. L. Feng, X. H. Chen, and Y. B. Zhang, "Black phosphorus field-effect transistors," Nat. Nanotechnol. **9**(5), 372–377 (2014).
- <sup>4</sup>H. Liu, A. T. Neal, Z. Zhu, Z. Luo, X. F. Xu, D. Tomanek, and P. D. Ye, "Phosphorene: An unexplored 2D semiconductor with a high hole mobility," ACS Nano 8(4), 4033–4041 (2014).
- <sup>5</sup>Z. Luo, J. Maassen, Y. X. Deng, Y. C. Du, R. P. Garrelts, M. S. Lundstrom, P. D. Ye, and X. F. Xu, "Anisotropic in-plane thermal conductivity observed in few-layer black phosphorus," Nat. Commun. 6, 8572 (2015).
- <sup>6</sup>F. N. Xia, H. Wang, and Y. C. Jia, "Rediscovering black phosphorus as an anisotropic layered material for optoelectronics and electronics," Nat. Commun. 5, 4458 (2014).
- <sup>7</sup>A. Castellanos-Gomez, L. Vicarelli, E. Prada, J. O. Island, K. L. Narasimha-Acharya, S. I. Blanter, D. J. Groenendijk, M. Buscema, G. A. Steele, J. V. Alvarez, H. W. Zandbergen, J. J. Palacios, and H. S. J. van der Zant, "Isolation and characterization of few-layer black phosphorus," 2d Mater. 1(2), 025001 (2014).
- <sup>8</sup>V. Tran, R. Soklaski, Y. F. Liang, and L. Yang, "Layer-controlled band gap and anisotropic excitons in few-layer black phosphorus," Phys. Rev. B **89**(23), 235319 (2014).
- <sup>9</sup>X. M. Wang, A. M. Jones, K. L. Seyler, V. Tran, Y. C. Jia, H. Zhao, H. Wang, L. Yang, X. D. Xu, and F. N. Xia, "Highly anisotropic and robust excitons in monolayer black phosphorus," Nat. Nanotechnol. **10**(6), 517–521 (2015).
- <sup>10</sup>A. V. Penumatcha, R. B. Salazar, and J. Appenzeller, "Analysing black phosphorus transistors using an analytic Schottky barrier MOSFET model," Nat. Commun. 6, 8948 (2015).
- <sup>11</sup>S. Das, W. Zhang, M. Demarteau, A. Hoffmann, M. Dubey, and A. Roelofs, "Tunable transport gap in phosphorene," Nano Lett. **14**(10), 5733–5739 (2014).
- <sup>12</sup>G. Long, D. Maryenko, J. Y. Shen, S. G. Xu, J. Q. Hou, Z. F. Wu, W. K. Wong, T. Y. Han, J. X. Z. Lin, Y. Cai, R. Lortz, and N. Wang, "Achieving ultrahigh carrier mobility in two-dimensional hole gas of black phosphorus," Nano Lett. 16(12), 7768–7773 (2016).
- <sup>13</sup>N. Haratipour and S. J. Koester, "Ambipolar black phosphorus MOSFETs with record n-channel transconductance," IEEE Electron Device Lett. **37**(1), 103–106 (2016).
- <sup>14</sup>N. Haratipour, M. C. Robbins, and S. J. Koester, "Black phosphorus p-MOSFETs with 7-nm HfO<sub>2</sub> gate dielectric and low contact resistance," IEEE Electron Device Lett. **36**(4), 411–413 (2015).
- <sup>15</sup>D. J. Perello, S. H. Chae, S. Song, and Y. H. Lee, "High-performance ntype black phosphorus transistors with type control via thickness and contact-metal engineering," Nat. Commun. 6, 7809 (2015).
- <sup>16</sup>L. Li, M. Engel, D. B. Farmer, S. J. Han, and H. S. P. Wong, "High-performance p-type black phosphorus transistor with scandium contact," ACS Nano 10(4), 4672–4677 (2016).
- <sup>17</sup>J. S. Miao, S. M. Zhang, L. Cai, M. Scherr, and C. Wang, "Ultrashort channel length black phosphorus field-effect transistors," ACS Nano 9(9), 9236–9243 (2015).
- <sup>18</sup>P. J. Jeon, Y. T. Lee, J. Y. Lim, J. S. Kim, D. K. Hwang, and S. Im, "Black phosphorus-zinc oxide nanomaterial heterojunction for p-n diode and junction field-effect transistor," Nano Lett. **16**(2), 1293–1298 (2016).
- <sup>19</sup>J. Xu, J. Y. Jia, S. Lai, J. Ju, and S. Lee, "Tunneling field effect transistor integrated with black phosphorus-MoS<sub>2</sub> junction and ion gel dielectric," Appl. Phys. Lett. **110**(3), 033103 (2017).
- <sup>20</sup>H. Tian, B. C. Deng, M. L. Chin, X. D. Yan, H. Jiang, S. J. Han, V. V. A. Sun, Q. F. Xia, M. Dubey, F. N. Xia, and H. Wang, "A dynamically reconfigurable ambipolar black phosphorus memory device," ACS Nano 10(11), 10428–10435 (2016).

- <sup>21</sup>Y. T. Lee, H. Kwon, J. S. Kim, H. H. Kim, Y. J. Lee, J. A. Lim, Y. W. Song, Y. Yi, W. K. Choi, D. K. Hwang, and S. Im, "Nonvolatile ferroelectric memory circuit using black phosphorus nanosheet-based field-effect transistors with P(VDF-TrFE) polymer," ACS Nano 9(10), 10394–10401 (2015).
- <sup>22</sup>Y. Li, S. X. Yang, and J. B. Li, "Modulation of the electronic properties of ultrathin black phosphorus by strain and electrical field," J. Phys. Chem. C 118(41), 23970–23976 (2014).
- <sup>23</sup>R. S. Yan, S. Fathipour, Y. M. Han, B. Song, S. D. Xiao, M. D. Li, N. Ma, V. Protasenko, D. A. Muller, D. Jena, and H. G. Xing, "Esaki diodes in van der Waals heterojunctions with broken-gap energy band alignment," Nano Lett. **15**(9), 5791–5798 (2015).
- <sup>24</sup>L. K. Li, F. Y. Yang, G. J. Ye, Z. C. Zhang, Z. W. Zhu, W. K. Lou, X. Y. Zhou, L. Li, K. Watanabe, T. Taniguchi, K. Chang, Y. Y. Wang, X. H. Chen, and Y. B. Zhang, "Quantum Hall effect in black phosphorus twodimensional electron system," Nat. Nanotechnol. **11**(7), 593–597 (2016).
- <sup>25</sup>Z. H. Jin, X. D. Li, J. T. Mullen, and K. W. Kim, "Intrinsic transport properties of electrons and holes in monolayer transition-metal dichalcogenides," Phys. Rev. B **90**(4), 045422 (2014).
- <sup>26</sup>S. Das and J. Appenzeller, "WSe<sub>2</sub> field effect transistors with enhanced ambipolar characteristics," Appl. Phys. Lett. **103**(10), 103501 (2013).
- <sup>27</sup>H. J. Chuang, B. Chamlagain, M. Koehler, M. M. Perera, J. Q. Yan, D. Mandrus, D. Tomanek, and Z. X. Zhou, "Low-resistance 2D/2D ohmic contacts: A universal approach to high-performance WSe<sub>2</sub>, MoS<sub>2</sub>, and MoSe<sub>2</sub> transistors," Nano Lett. **16**(3), 1896–1902 (2016).
- <sup>28</sup>V. Podzorov, M. E. Gershenson, C. Kloc, R. Zeis, and E. Bucher, "Highmobility field-effect transistors based on transition metal dichalcogenides," Appl. Phys. Lett. 84(17), 3301–3303 (2004).
- <sup>29</sup>A. Prakash and J. Appenzeller, "Bandgap extraction and device analysis of ionic liquid gated WSe<sub>2</sub> Schottky barrier transistors," ACS Nano 11(2), 1626–1632 (2017).
- <sup>30</sup>P. Agnihotri, P. Dhakras, and J. U. Lee, "Bipolar junction transistors in two-dimensional WSe<sub>2</sub> with large current and photocurrent gains," Nano Lett. **16**(7), 4355–4360 (2016).
- <sup>31</sup>G. W. Burg, N. Prasad, B. Fallahazad, A. Valsaraj, K. Kim, T. Taniguchi, K. Watanabe, Q. Wang, M. J. Kim, L. F. Register, and E. Tutuc, "Coherent interlayer tunneling and negative differential resistance with high current density in double bilayer graphene–WSe<sub>2</sub> heterostructures," Nano Lett. **17**(6), 3919–3925 (2017).
- <sup>32</sup>J. J. Wang, D. Rhodes, S. M. Feng, M. A. T. Nguyen, K. Watanabe, T. Taniguchi, T. E. Mallouk, M. Terrones, L. Balicas, and J. Zhu, "Gate-modulated conductance of few-layer WSe<sub>2</sub> field-effect transistors in the subgap regime: Schottky barrier transistor and subgap impurity states," Appl. Phys. Lett. **106**(15), 152104 (2015).
- <sup>33</sup>N. R. Pradhan, D. Rhodes, S. Memaran, J. M. Poumirol, D. Smirnov, S. Talapatra, S. Feng, N. Perea-Lopez, A. L. Elias, M. Terrones, P. M.

Ajayan, and L. Balicas, "Hall and field-effect mobilities in few layered p-WSe2 field-effect transistors," Sci. Rep. 5, 8979 (2015).

- <sup>34</sup>S. Das, M. Dubey, and A. Roelofs, "High gain, low noise, fully complementary logic inverter based on bi-layer WSe<sub>2</sub> field effect transistors," Appl. Phys. Lett. **105**(8), 083511 (2014).
- <sup>35</sup>H.-J. Chuang, X. Tan, N. J. Ghimire, M. M. Perera, B. Chamlagain, M. M.-C. Cheng, J. Yan, D. Mandrus, D. Tománek, and Z. Zhou, "High mobility WSe<sub>2</sub> p- and n-type field-effect transistors contacted by highly doped graphene for low-resistance contacts," Nano Lett. **14**(6), 3594–3601 (2014).
- <sup>36</sup>M. Tosun, S. Chuang, H. Fang, A. B. Sachid, M. Hettick, Y. Lin, Y. Zeng, and A. Javey, "High-gain inverters based on WSe<sub>2</sub> complementary fieldeffect transistors," ACS Nano 8(5), 4948–4953 (2014).
- <sup>37</sup>H. C. P. Movva, A. Rai, S. Kang, K. Kim, B. Fallahazad, T. Taniguchi, K. Watanabe, E. Tutuc, and S. K. Banerjee, "High-mobility holes in dual-gated WSe<sub>2</sub> field-effect transistors," ACS Nano 9(10), 10402–10410 (2015).
- <sup>38</sup>L. Yu, A. Zubair, E. J. G. Santos, X. Zhang, Y. Lin, Y. Zhang, and T. Palacios, "High-performance WSe<sub>2</sub> complementary metal oxide semiconductor technology and integrated circuits," Nano Lett. **15**(8), 4928–4934 (2015).
- <sup>39</sup>H. J. Kim, D. H. Kim, C. Y. Jeong, J. H. Lee, and H. I. Kwon, "Determination of interface and bulk trap densities in high-mobility p-type WSe<sub>2</sub> thin-film transistors," IEEE Electron Device Lett. **38**(4), 481–484 (2017).
- <sup>40</sup>G. V. Resta, S. Sutar, Y. Balaji, D. Lin, P. Raghavan, I. Radu, F. Catthoor, A. Thean, P. E. Gaillardon, and G. de Micheli, "Polarity control in WSe<sub>2</sub> double-gate transistors," Sci. Rep. 6, 29448 (2016).
- <sup>41</sup>W. Liu, J. H. Kang, D. Sarkar, Y. Khatami, D. Jena, and K. Banerjee, "Role of metal contacts in designing high-performance monolayer n-type WSe<sub>2</sub> field effect transistors," Nano Lett. **13**(5), 1983–1990 (2013).
- <sup>42</sup>S. G. Xu, Z. F. Wu, H. H. Lu, Y. Han, G. Long, X. L. Chen, T. Y. Han, W. G. Ye, Y. Y. Wu, J. X. Z. Lin, J. Y. Shen, Y. Cai, Y. H. He, F. Zhang, R. Lortz, C. Cheng, and N. Wang, "Universal low-temperature Ohmic contacts for quantum transport in transition metal dichalcogenides," 2d Mater. 3(2), 021007 (2016).
- <sup>43</sup>A. Castellanos-Gomez, M. Buscema, R. Molenaar, V. Singh, L. Janssen, H. S. J. van der Zant, and G. A. Steele, "Deterministic transfer of twodimensional materials by all-dry viscoelastic stamping," 2d Mater. 1(1), 011002 (2014).
- <sup>44</sup>J. D. Wood, S. A. Wells, D. Jariwala, K. S. Chen, E. Cho, V. K. Sangwan, X. L. Liu, L. J. Lauhon, T. J. Marks, and M. C. Hersam, "Effective passivation of exfoliated black phosphorus transistors against ambient degradation," Nano Lett. **14**(12), 6964–6970 (2014).
- <sup>45</sup>E. H. Nicollian and J. R. Brews, MOS (Metal Oxide Semiconductor) Physics and Technology (Wiley, New York, 1982), p. XV, 906.